

## **Training Opportunity for Portuguese Trainees**

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Title                                                                                                                                                                                                                                                                                                                  | Duty Station                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PT-2014-TEC-EDM(4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Electrical and Radiation Evaluation of Mixed-<br>Signal ASICs for Space Applications                                                                                                                                                                                                                                   | ESTEC                                                                                                                                                                                                                                                                                            |
| Overview of the Unit missions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                  |
| The section is in charge of prov<br>coordinating R&D activities for<br>analogue libraries, IP cores I<br>methodology, EDA tools, etc. T                                                                                                                                                                                                                                                                                                                                                                     | ainee is TEC-EDM, microelectronics section.<br>viding ASIC and FPGA technical support to ESA proje<br>r new microelectronic technologies, including radia<br>both digital and analogue, mixed-signal design, I<br>with the section is leading the development of mixed-sign<br>ientation and control and transceivers. | ation-hard ASIC digital and HW-SW co-design, design                                                                                                                                                                                                                                              |
| Overview of the field of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | of activity proposed:                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                  |
| signal space ASICs, in particula<br>laboratory and in a reference in<br>The activity envisages the adapt<br>of the ADCs and DACs under d<br>With the new ultra low jitter sign<br>SNR, SFDR, THD, ENOB, INL,<br>and automated. The increased<br>DACs and verify their improved<br>With reference to the architectur<br>detect effectively SET and SEU<br>industry is only possible to 12bi<br>For the instrumentation front-en-<br>the electrical physical performator<br>transceiver. For the latter being | The of the devices new radiation test procedures have<br>be events for devices in excess of 18 bit accuracy, which<br>t.<br>and and transceivers an effective test set-up has to be<br>nce of the devices to their specification or standard, I<br>the first of its kind an effective radiation SEU and SE             | ransceivers in the<br>e application.<br>measure the performance<br>EEE 1241-2000 standard.<br>ision measurements for<br>andard have to be realised<br>cedures for the ADC and<br>to be developed that can<br>ch to date in the space<br>created that can evaluate<br>ike in the case for the CAN |
| on chips (SoCs) and should the platform or payload application                                                                                                                                                                                                                                                                                                                                                                                                                                              | bocks are envisaged for further integration into future s<br>erefore be completely functionally tested. To that purp<br>has to be defined, designed and realised that exercis<br>ed as demonstrator and development platform for the                                                                                   | bose a reference space<br>ses the full functionality of                                                                                                                                                                                                                                          |
| <b>Required Education:</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                  |
| Applicants should have just co<br>Electronic, Electrical, Physics o                                                                                                                                                                                                                                                                                                                                                                                                                                         | ompleted, or be in their final year of a University of<br>or Computer Engineering. A strong background in an<br>escription Languages (mainly VHDL) is welcome.<br>nglish and/or French, the official languages of the Ag                                                                                               | alogue design is required                                                                                                                                                                                                                                                                        |